INTEGRATED CIRCUITS



Objective specification Supersedes data of 2003 Apr 07 2003 Dec 09



| CONTEN                                                                 | rs                                                                                                                                                                                                                        | 12   | PACKAGE OUTLINE                                                                |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------|
| 1                                                                      | FEATURES                                                                                                                                                                                                                  | 13   | SOLDERING                                                                      |
| 2                                                                      | APPLICATIONS                                                                                                                                                                                                              | 13.1 | Introduction to soldering surface mount                                        |
| 3                                                                      | GENERAL DESCRIPTION                                                                                                                                                                                                       | 13.2 | packages<br>Reflow soldering                                                   |
| 4                                                                      | QUICK REFERENCE DATA                                                                                                                                                                                                      | 13.3 | Wave soldering                                                                 |
| 5                                                                      | ORDERING INFORMATION                                                                                                                                                                                                      | 13.4 | Manual soldering                                                               |
| 6                                                                      | BLOCK DIAGRAM                                                                                                                                                                                                             | 13.5 | Suitability of surface mount IC packages for wave and reflow soldering methods |
| 7                                                                      | PINNING                                                                                                                                                                                                                   | 14   | DATA SHEET STATUS                                                              |
| 8                                                                      | LIMITING VALUES                                                                                                                                                                                                           | 15   | DEFINITIONS                                                                    |
| 9                                                                      | THERMAL CHARACTERISTICS                                                                                                                                                                                                   | 16   | DISCLAIMERS                                                                    |
| 10                                                                     | CHARACTERISTICS                                                                                                                                                                                                           | 10   |                                                                                |
| 11                                                                     | APPLICATION INFORMATION                                                                                                                                                                                                   |      |                                                                                |
| 11.1<br>11.2<br>11.3<br>11.4<br>11.5<br>11.5.1<br>11.5.1.1<br>11.5.1.2 | Output coding and control signals<br>TDA8769 in 3G radio receivers<br>Application diagrams<br>Demonstration board<br>Definitions<br>Static parameters<br>Integral non-linearity (INL)<br>Differential non-linearity (DNL) |      |                                                                                |
| 11.5.1.2<br>11.5.2                                                     | Differential non-linearity (DNL)<br>Dynamic parameters                                                                                                                                                                    |      |                                                                                |
| 11.5.2.1                                                               | Signal-to-noise and distortion (SINAD)                                                                                                                                                                                    |      |                                                                                |
| 11.5.2.2                                                               | Effective number of bits (ENOB)                                                                                                                                                                                           |      |                                                                                |
| 11.5.2.3                                                               | Total harmonic distortion (THD)                                                                                                                                                                                           |      |                                                                                |
|                                                                        |                                                                                                                                                                                                                           |      |                                                                                |

- 11.5.2.4 Signal-to-noise ratio (SNR)
- 11.5.2.5 Spurious free dynamic range (SFDR)
- 11.5.2.6 Intermodulation distortion (IMD2 and IMD3)

### Objective specification

# 12-bit, 60/80/105 Msps Analog-to-Digital Converter (ADC) Nyquist/high IF sampling

## TDA8769

## 1 FEATURES

- 12-bit resolution
- Optimized for both Nyquist and high IF sampling
- High-speed sampling rate up to 105 MHz
- Maximum analog input frequency of 330 MHz (see Application section)
- Only 2 clock cycles latency
- 5 V power supplies and 3.3 V output power supply
- Binary or two's-complement CMOS outputs
- Programmable Complete Conversion Signal (CCS) CMOS output
- In-range CMOS compatible output
- CMOS compatible static digital inputs
- LVTTL and LVCMOS compatible digital outputs
- Differential clock input PECL; sine wave and TTL compatible
- Integrated track-and-hold amplifier
- Differential analog input
- External amplitude range control
- Full-scale controllable from 1.5 to 1.9 V (p-p)
- Voltage controlled regulator included
- Temperature range from -40 to +85 °C.

## 2 APPLICATIONS

- Cellular infrastructure (2.5G, 3G, etc.)
- Base stations and "Zero-IF" or direct IF sampling subsystems
- Wireless and wired broadband communications
- Wireless Local Loop (WLL)
- Local Multipoint Distribution Service (LMDS)

## 5 ORDERING INFORMATION

- Advanced Frequency Modulation (FM) radio
- Imaging (camera scanner and medical)
- Cable modem or set top box
- Radar and satellite hub systems.

## **3 GENERAL DESCRIPTION**

The TDA8769 is a BiCMOS 12-bit Analog-to-Digital Converter (ADC) optimized for GSM/EDGE, W-CDMA and CDMA2000 radio transceivers, high data rate radios and other applications such as advanced FM radio and professional imaging. Its main innovation is the RF sampling, based on a high-speed clock of up to 105 Msps combined with high input frequencies of up to 250 MHz. It converts the analog input signal into 12-bit binary coded digital words at a maximum sampling rate of 105 MHz.

The TDA8769 analog performances have been proven in various multi-carrier 3G radio receivers, providing the best-in-class Adjacent Channel Selectivity (ACS) up to 80 dB.

Moreover the TDA8769 offers the lowest clock cycle latency, which enables competitive and optimized feedback loops in controlled systems.

All static digital inputs (TH, CEN, OTC, DEL0 and DEL1) are CMOS compatible and all outputs are LVTTL and LVCMOS compatible. A sine wave clock input signal can also be used.

## 4 QUICK REFERENCE DATA

Tbf.

|              |         | SAMPLING                                            |          |                    |
|--------------|---------|-----------------------------------------------------|----------|--------------------|
| TYPE NUMBER  | NAME    | DESCRIPTION                                         | VERSION  | FREQUENCY<br>(MHz) |
| TDA8769HW/6  | HTQFP48 | plastic thermal enhanced thin quad flat package;    | SOT545-2 | 60                 |
| TDA8769HW/8  |         | 48 leads; body $7 \times 7 \times 1.0$ mm; heatsink |          | 80                 |
| TDA8769HW/10 |         |                                                     |          | 105                |

## TDA8769

## 6 BLOCK DIAGRAM



## 7 PINNING

| SYMBOL            | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                                |  |
|-------------------|-----|---------------------|--------------------------------------------|--|
| CMADC             | 1   | 0                   | regulator output common mode ADC output    |  |
| V <sub>CCA1</sub> | 2   | Р                   | analog supply voltage 1 (5.0 V)            |  |
| V <sub>CCA3</sub> | 3   | Р                   | analog supply voltage 3 (5.0 V)            |  |
| AGND3             | 4   | G                   | analog ground 3                            |  |
| DEC               | 5   | I/O                 | decoupling node                            |  |
| n.c.              | 6   | -                   | not connected                              |  |
| n.c.              | 7   | _                   | not connected                              |  |
| n.c.              | 8   | _                   | not connected                              |  |
| n.c.              | 9   | _                   | not connected                              |  |
| n.c.              | 10  | _                   | not connected                              |  |
| VREF              | 11  | I                   | reference voltage input                    |  |
| n.c.              | 12  | _                   | not connected                              |  |
| FSREF             | 13  | 0                   | reference output                           |  |
| n.c.              | 14  | -                   | not connected                              |  |
| DEL1              | 15  | I                   | complete conversion sampling delay input 1 |  |
| DEL0              | 16  | I                   | complete conversion sampling delay input 0 |  |
| V <sub>CCD2</sub> | 17  | Р                   | digital supply voltage 2 (5.0 V)           |  |

TDA8769

| SYMBOL            | PIN                | TYPE <sup>(1)</sup> | DESCRIPTION                                           |  |
|-------------------|--------------------|---------------------|-------------------------------------------------------|--|
| DGND2             | 18                 | G                   | digital ground 2                                      |  |
| ОТС               | 19                 | I                   | control input two's complement output (active HIGH)   |  |
| CEN               | 20                 | I                   | chip enable input (CMOS level; active LOW)            |  |
| n.c.              | 21                 | _                   | not connected                                         |  |
| IR                | 22                 | 0                   | in-range output                                       |  |
| D11               | 23                 | 0                   | data output bit 11 (MSB)                              |  |
| D10               | 24                 | 0                   | data output bit 10                                    |  |
| D9                | 25                 | 0                   | data output bit 9                                     |  |
| D8                | 26                 | 0                   | data output bit 8                                     |  |
| D7                | 27                 | 0                   | data output bit 7                                     |  |
| D6                | 28                 | 0                   | data output bit 6                                     |  |
| D5                | 29                 | 0                   | data output bit 5                                     |  |
| D4                | 30                 | 0                   | data output bit 4                                     |  |
| D3                | 31                 | 0                   | data output bit 3                                     |  |
| D2                | 32                 | 0                   | data output bit 2                                     |  |
| D1                | 33                 | 0                   | data output bit 1                                     |  |
| D0                | 34                 | 0                   | data output bit 0 (LSB)                               |  |
| V <sub>CCO</sub>  | 35                 | Р                   | supply voltage of data output (3.3 V)                 |  |
| CCS               | 36                 | 0                   | complete conversion signal output                     |  |
| OGND              | 37                 | G                   | ground of data output                                 |  |
| CLKN              | 38                 | I                   | complementary clock input                             |  |
| CLK               | 39                 | I                   | clock input                                           |  |
| V <sub>CCD1</sub> | 40                 | Р                   | digital supply voltage 1 (5.0 V)                      |  |
| DGND1             | 41                 | G                   | digital ground 1                                      |  |
| ТН                | 42                 | I                   | track-and-hold enable input (CMOS level; active HIGH) |  |
| AGND4             | 43                 | G                   | analog ground 4                                       |  |
| V <sub>CCA4</sub> | 44                 | Р                   | analog supply voltage 4 (5.0 V)                       |  |
| n.c.              | 45                 | -                   | not connected                                         |  |
| IN                | 46                 | I                   | analog input voltage                                  |  |
| INN               | 47                 | I                   | complementary analog input voltage                    |  |
| AGND1             | 48                 | G                   | analog ground 1                                       |  |
| AGND5             | exposed<br>die pad | G                   | analog ground 5                                       |  |

### Note

1. P = power supply, G = ground, I = input and O = output.

TDA8769



## 8 LIMITING VALUES

Tbf.

## 9 THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS         | VALUE | UNIT |
|----------------------|---------------------------------------------|--------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air; (tbf) | 25    | K/W  |
| R <sub>th(c-a)</sub> | thermal resistance from case to ambient     | in free air; (tbf) | (tbf) | K/W  |

## TDA8769

## **10 CHARACTERISTICS**

 $V_{CCA} = 4.75 \text{ to } 5.25 \text{ V}; V_{CCD} = 4.75 \text{ to } 5.25 \text{ V}; V_{CCO} = 2.7 \text{ to } 3.6 \text{ V}; \text{AGND connected to DGND}; T_{amb} = -40 \text{ to } +85 \text{ }^{\circ}\text{C}; \\ V_{IN(p-p)} - V_{INN(p-p)} = 1.9 \text{ V} - 0.5 \text{ dBFS}; V_{VREF} = V_{CCA3} - 1.75 \text{ V}; V_{i(CM)} = V_{CCA3} - 1.6 \text{ V}; \text{ typical values measured at } \\ V_{CCA} = V_{CCD} = 5 \text{ V}, V_{CCO} = 3.0 \text{ V}, T_{amb} = 25 \text{ }^{\circ}\text{C} \text{ and } C_L = 10 \text{ pF}; \text{ unless otherwise specified}.$ 

| SYMBOL           | PARAMETER                                         | CONDITIONS                                                                     | TEST <sup>(1)</sup> | MIN.  | TYP.  | MAX.             |    |
|------------------|---------------------------------------------------|--------------------------------------------------------------------------------|---------------------|-------|-------|------------------|----|
| Supplies         |                                                   |                                                                                | -                   | 1     | I     |                  |    |
| V <sub>CCA</sub> | analog supply voltage                             |                                                                                |                     | 4.75  | 5.0   | 5.25             | V  |
| V <sub>CCD</sub> | digital supply voltage                            |                                                                                |                     | 4.75  | 5.0   | 5.25             | V  |
| V <sub>CCO</sub> | output supply voltage                             |                                                                                |                     | 2.7   | 3.0   | 3.6              | V  |
| I <sub>CCA</sub> | analog supply<br>current                          |                                                                                |                     | -     | 109   | (tbf)            | mA |
| I <sub>CCD</sub> | digital supply current                            |                                                                                |                     | -     | 48    | (tbf)            | mA |
| I <sub>CCO</sub> | output supply current                             | f <sub>CLK</sub> = 80 Msps;<br>f <sub>i</sub> = 21.4 MHz                       |                     | -     | 17.5  | (tbf)            | mA |
| P <sub>tot</sub> | total power<br>dissipation                        | f <sub>CLK</sub> = 60 Msps;<br>f <sub>i</sub> = 21.4 MHz                       |                     | -     | 825   | (tbf)            | mW |
|                  |                                                   | f <sub>CLK</sub> = 80 Msps;<br>f <sub>i</sub> = 21.4 MHz                       |                     | -     | 840   | (tbf)            | mW |
|                  |                                                   | f <sub>CLK</sub> = 105 Msps;<br>f <sub>i</sub> = 21.4 MHz                      |                     | -     | 855   | (tbf)            | mW |
| Clock inp        | uts: pins CLK and                                 | CLKN; note 2                                                                   |                     |       |       |                  |    |
| INPUTS           |                                                   |                                                                                |                     |       |       |                  |    |
| V <sub>IL</sub>  | LOW-level input voltage                           | referenced to DGND;<br>$V_{CCD} = 5 V$                                         |                     |       |       |                  |    |
|                  |                                                   | PECL mode                                                                      |                     | 3.19  | -     | 3.52             | V  |
|                  |                                                   | TTL mode                                                                       |                     | DGND  | _     | 0.8              | V  |
| V <sub>IH</sub>  | HIGH-level input voltage                          | referenced to DGND;<br>$V_{CCD} = 5 V$                                         |                     |       |       |                  |    |
|                  |                                                   | PECL mode                                                                      |                     | 3.83  | -     | 4.12             | V  |
|                  |                                                   | TTL mode                                                                       |                     | 2.0   | _     | V <sub>CCD</sub> | V  |
| IIL              | LOW-level input                                   | $V_{CLK}$ or $V_{CLKN} = 3.52$ V                                               |                     | (tbf) |       | -                | μΑ |
|                  | current                                           | $V_{CLK}$ or $V_{CLKN} = 0.80$ V                                               |                     | (tbf) | _     | _                | mA |
| IIH              | HIGH-level input current                          | $V_{CLK}$ or $V_{CLKN} = 3.83$ V                                               |                     | -     |       | (tbf)            | μΑ |
|                  |                                                   | $V_{CLK}$ or $V_{CLKN} = 2.00 V$                                               |                     | -     | -     | (tbf)            | mA |
| $\Delta V_{CLK}$ | differential AC<br>input voltage for<br>switching | $\Delta V_{CLK} = V_{CLK} - V_{CLKN};$<br>AC mode; DC voltage<br>level = 2.5 V |                     | (tbf) | 1.5   | (tbf)            | V  |
| R <sub>i</sub>   | input resistance                                  | f <sub>CLK</sub> = 105 Msps                                                    |                     | -     | (tbf) | -                | MΩ |
| C <sub>i</sub>   | input<br>capacitance                              | f <sub>CLK</sub> = 105 Msps                                                    |                     | -     | (tbf) | -                | pF |

| SYMBOL                | PARAMETER                                  | CONDITIONS                                         | TEST <sup>(1)</sup> | MIN.                    | TYP.                    | MAX.                    | UNIT         |
|-----------------------|--------------------------------------------|----------------------------------------------------|---------------------|-------------------------|-------------------------|-------------------------|--------------|
| TIMING                | 1                                          | l                                                  | 1                   |                         | 1                       | 1                       | 4            |
| f <sub>clk(min)</sub> | minimum clock<br>frequency                 | V <sub>TH</sub> = V <sub>CCD</sub>                 |                     | -                       | _                       | 9                       | Msps         |
| f <sub>clk(max)</sub> | maximum clock<br>frequency<br>TDA8769HW/6  |                                                    |                     | 60                      | -                       | -                       | MHz/<br>Msps |
|                       | maximum clock<br>frequency<br>TDA8769HW/8  |                                                    |                     | 80                      | -                       | _                       | MHz/<br>Msps |
|                       | maximum clock<br>frequency<br>TDA8769HW/10 |                                                    |                     | 105                     | -                       | _                       | MHz/<br>Msps |
| t <sub>CLKH</sub>     | clock HIGH<br>pulse width                  | f <sub>i</sub> = 21.4 MHz                          |                     | (tbf)                   | -                       | -                       | ns           |
| t <sub>CLKL</sub>     | clock LOW pulse width                      | f <sub>i</sub> = 21.4 MHz                          |                     | (tbf)                   | -                       | -                       | ns           |
| Analog in             | puts: pins IN and                          | INN                                                |                     |                         | •                       | 1                       |              |
| IIL                   | LOW-level input current                    | $V_{VREF} = V_{CCA3} - 1.75 V;$<br>$V_{TH} = HIGH$ |                     | -                       | 10                      | -                       | μA           |
| IIH                   | HIGH-level input<br>current                | $V_{VREF} = V_{CCA3} - 1.75 V;$<br>$V_{TH} = HIGH$ |                     | -                       | 10                      | -                       | μA           |
| R <sub>i</sub>        | input resistance                           |                                                    | D                   | -                       | 8.4                     | -                       | MΩ           |
| Ci                    | input<br>capacitance                       |                                                    | D                   | -                       | 250                     | 500                     | fF           |
| V <sub>i(CM)</sub>    | common mode<br>input voltage               | $V_{IN} = V_{INN};$<br>output code = 2047          | D                   | V <sub>CCA3</sub> – 1.2 | V <sub>CCA3</sub> – 1.6 | V <sub>CCA3</sub> – 1.7 | V            |
| Digital inp           | outs: pins OTC, SH                         | I, DEL1, DEL0 and CEN                              |                     |                         |                         |                         |              |
| V <sub>IL</sub>       | LOW-level input voltage                    |                                                    |                     | DGND                    | -                       | 0.3V <sub>CCD</sub>     | V            |
| V <sub>IH</sub>       | HIGH-level input voltage                   |                                                    |                     | 0.7V <sub>CCD</sub>     | _                       | V <sub>CCD</sub>        | V            |
| IIL                   | LOW-level input<br>current                 | $V_{IL} = 0.3 V_{CCD}$                             |                     | (tbf)                   | -                       |                         | μA           |
| IIH                   | HIGH-level input<br>current                | $V_{IH} = 0.7 V_{CCD}$                             |                     | -                       | -                       | (tbf)                   | μA           |
| Voltage co            | ontrolled regulator                        | r output: pin CMADC                                |                     |                         |                         | 1                       |              |
| V <sub>o(CM)</sub>    | common mode<br>output voltage              |                                                    |                     | -                       | V <sub>CCA3</sub> – 1.6 | -                       | V            |
| I <sub>L(CM)</sub>    | load current                               |                                                    |                     | _                       | 1                       | 2                       | mA           |

| SYMBOL               | PARAMETER                                | CONDITIONS                                                                                     | TEST <sup>(1)</sup> | MIN.                   | TYP.                     | MAX.             | UNIT |
|----------------------|------------------------------------------|------------------------------------------------------------------------------------------------|---------------------|------------------------|--------------------------|------------------|------|
| Reference            | voltage input: pi                        | n VREF; note 3                                                                                 | 1                   |                        | 1                        |                  | 1    |
| V <sub>ref(FS)</sub> | full-scale fixed voltage                 | f <sub>i</sub> = 25 MHz;<br>f <sub>CLK</sub> = 105 Msps                                        |                     | -                      | V <sub>CCA3</sub> - 1.75 | -                | V    |
| V <sub>i(p-p)</sub>  | input voltage<br>(peak-to-peak<br>value) | $V_i = V_{IN} - V_{INN};$<br>$V_{VREF} = V_{CCA3} - 1.75 V;$<br>$V_{i(CM)} = V_{CCA3} - 1.6 V$ |                     | -                      | 1.9                      | _                | V    |
| I <sub>ref</sub>     | input current                            |                                                                                                |                     | _                      | 0.3                      | 10               | μA   |
| Full-scale           | voltage controlle                        | d regulator output: pin FS                                                                     | SREF                | •                      |                          | •                |      |
| V <sub>o(FS)</sub>   | 1.9 V full-scale<br>output voltage       |                                                                                                |                     | -                      | V <sub>CCA3</sub> - 1.75 | -                | V    |
| I <sub>L(FS)</sub>   | load current                             |                                                                                                |                     | _                      | 1                        | 2                | mA   |
| Digital out          | tputs: pins D11 to                       | D0 and IR                                                                                      |                     | •                      |                          | •                |      |
| OUTPUT LE            | VELS                                     |                                                                                                |                     |                        |                          |                  |      |
| V <sub>OL</sub>      | LOW-level<br>output voltage              | I <sub>OL</sub> = 2 mA                                                                         |                     | DGND                   | _                        | DGND + 0.5       | V    |
| V <sub>OH</sub>      | HIGH-level<br>output voltage             | I <sub>OH</sub> = -0.4 mA                                                                      |                     | V <sub>CCO</sub> – 0.5 | -                        | V <sub>cco</sub> | V    |
| I <sub>OZ</sub>      | output current in 3-state                | output level between 0.5 V and $V_{CCO}$                                                       |                     | -20                    | -                        | +20              | μA   |
| TIMING; see          | e Fig. 3                                 | •                                                                                              |                     | •                      |                          | •                |      |
| t <sub>d(s)</sub>    | sampling delay                           | C <sub>L</sub> = 10 pF; note 4                                                                 |                     | -                      | (tbf)                    | (tbf)            | ns   |
| t <sub>h(o)</sub>    | output hold time                         | C <sub>L</sub> = 10 pF                                                                         |                     | (tbf)                  | 3.7                      | -                | ns   |
| t <sub>d(o)</sub>    | output delay                             | C <sub>L</sub> = 10 pF                                                                         |                     | _                      | 4.6                      | (tbf)            | ns   |
| 3-STATE OU           | TPUT DELAY                               |                                                                                                |                     |                        |                          |                  |      |
| t <sub>dZH</sub>     | enable to HIGH state                     |                                                                                                |                     | _                      | 2.8                      | _                | ns   |
| t <sub>dZL</sub>     | enable to LOW state                      |                                                                                                |                     | _                      | 7.5                      | -                | ns   |
| t <sub>dHZ</sub>     | disable from<br>HIGH state               |                                                                                                |                     | _                      | 7.2                      | -                | ns   |
| t <sub>dLZ</sub>     | disable from<br>LOW state                |                                                                                                |                     | _                      | 2.9                      | -                | ns   |
| Timing co            | mplete conversio                         | n signal: pin CCS                                                                              |                     |                        |                          |                  |      |
| t <sub>d(CCS)</sub>  | complete<br>conversion                   | $C_L = 10 \text{ pF}$ ; see Table 4<br>and Fig 4                                               |                     |                        |                          |                  |      |
|                      | signal delay                             | DEL0 = LOW;<br>DEL1 = HIGH                                                                     |                     | _                      | 0                        | _                | ns   |
|                      |                                          | DEL0 = HIGH;<br>DEL1 = LOW                                                                     |                     | _                      | 1.2                      | _                | ns   |
|                      |                                          | DEL0 = HIGH;<br>DEL1 = HIGH                                                                    |                     | -                      | 2.2                      | _                | ns   |

| SYMBOL               | PARAMETER CONDITIONS                                         |                                                                                              | TEST <sup>(1)</sup> | MIN.  | TYP.       | MAX.  | UNIT       |
|----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|-------|------------|-------|------------|
| Analog sig           | gnal processing (                                            | 50% clock duty factor)                                                                       |                     | •     |            |       |            |
| INL                  | integral<br>non-linearity                                    | $f_{CLK} = 20 \text{ Msps};$<br>$f_i = 400 \text{ kHz}$                                      |                     | -     | ±1.7       | (tbf) | LSB        |
| DNL                  | differential<br>non-linearity                                | $f_{CLK} = 20$ Msps;<br>$f_i = 400$ kHz; no missing<br>code guaranteed                       |                     | -     | ±0.4       | (tbf) | LSB        |
| E <sub>offset</sub>  | offset error                                                 | $V_{CCA} = V_{CCD} = 5 V;$<br>$V_{CCO} = 3.0 V;$<br>$T_{amb} = 25 °C;$<br>output code = 2047 |                     | -     | -5         | _     | mV         |
| E <sub>G</sub>       | gain error<br>amplitude<br>(spread from<br>device to device) | $V_{CCA} = V_{CCD} = 5 V;$<br>$V_{CCO} = 3.0 V;$<br>$T_{amb} = 25 °C$                        |                     | (tbf) | -          | (tbf) | %FS        |
| В                    | analog<br>bandwidth                                          | f <sub>CLK</sub> = 105 Msps; –3 dB;<br>full-scale input; note 5                              | D                   | -     | 330        | -     | MHz        |
| THD                  | total harmonic<br>distortion<br>TDA8769HW/6                  | B = Nyquist; note 6<br>f <sub>i</sub> = 21.4 MHz                                             |                     | -     | -74        | _     | dBc        |
|                      | total harmonic<br>distortion<br>TDA8769HW8                   | B = Nyquist; note 6<br>$f_i = 21.4 \text{ MHz}$<br>$f_i = 50 \text{ MHz}$                    |                     | -     | -74<br>-68 |       | dBc<br>dBc |
|                      | total harmonic<br>distortion<br>TDA8769HW/10                 | B = Nyquist; note 6<br>$f_i = 21.4 \text{ MHz}$<br>$f_i = 78 \text{ MHz}$                    |                     | -     | -67<br>-63 | -     | dBc<br>dBc |
| N <sub>th(rms)</sub> | thermal noise<br>(RMS value)                                 | shorted input;<br>$V_{TH} = V_{CCD};$<br>$f_{clk} = 105 Msps$                                |                     | -     | (tbf)      | -     | LSB        |
| SNR                  | signal-to-noise<br>ratio<br>TDA8769HW/6                      | f <sub>i</sub> = 21.4 MHz; note 7<br>B = Nyquist                                             |                     | -     | 66         | _     | dBc        |
|                      | signal-to-noise<br>ratio<br>TDA8769HW/8                      | f <sub>i</sub> = 21.4 MHz; note 7<br>B = Nyquist                                             |                     | _     | 66         | _     | dBc        |
|                      |                                                              | f <sub>i</sub> = 50 MHz; note 7<br>B = Nyquist<br>B = 5 MHz                                  |                     | _     | 66<br>72.4 | -     | dBc<br>dBc |
|                      | signal-to-noise<br>ratio<br>TDA8769HW/10                     | f <sub>i</sub> = 21.4 MHz; note 7<br>B = Nyquist                                             |                     | _     | 64         | _     | dBc        |
|                      |                                                              | f <sub>i</sub> = 78 MHz; note 7<br>B = Nyquist                                               |                     | _     | 62         | _     | dBc        |
|                      |                                                              | B = 5 MHz                                                                                    |                     | -     | 72         |       | dBc        |

## TDA8769

| SYMBOL | PARAMETER                       | CONDITIONS                                                                                      | TEST <sup>(1)</sup> | MIN. | TYP.  | MAX. | UNIT |
|--------|---------------------------------|-------------------------------------------------------------------------------------------------|---------------------|------|-------|------|------|
| SFDR   | spurious free                   | f <sub>i</sub> = 21.4 MHz                                                                       |                     |      |       |      |      |
|        | dynamic range<br>TDA8769HW/6    | B = Nyquist                                                                                     |                     | _    | 77    | -    | dBc  |
|        | spurious free                   | f <sub>i</sub> = 21.4 MHz                                                                       |                     |      |       |      |      |
|        | dynamic range                   | B = Nyquist                                                                                     |                     | _    | 77    | _    | dBc  |
|        | TDA8769HW/8                     | f <sub>i</sub> = 50 MHz                                                                         |                     |      |       |      |      |
|        |                                 | B = Nyquist                                                                                     |                     | _    | 70    | _    | dBc  |
|        |                                 | B = 5 MHz                                                                                       |                     | -    | 80.8  | -    | dBc  |
|        | spurious free                   | f <sub>i</sub> = 21.4 MHz                                                                       |                     |      |       |      |      |
|        | dynamic range                   | B = Nyquist                                                                                     |                     | _    | 68    | _    | dBc  |
|        | TDA8769HW/10                    | f <sub>i</sub> = 78 MHz                                                                         |                     |      |       |      |      |
|        |                                 | B = Nyquist                                                                                     |                     | _    | 67    | _    | dBc  |
|        |                                 | B = 5 MHz                                                                                       |                     | _    | 84    | _    | dBc  |
| ENOB   | effective number                | f <sub>i</sub> = 21.4 MHz; note 8                                                               |                     |      |       |      |      |
|        | of bits<br>TDA8769HW/6          | B = Nyquist                                                                                     |                     | -    | 10.6  | -    | bit  |
|        | effective number                | f <sub>i</sub> = 21.4 MHz; note 8                                                               |                     |      |       |      |      |
|        | of bits<br>TDA8769HW/8          | B = Nyquist                                                                                     |                     | _    | 10.6  | -    | bit  |
|        |                                 | f <sub>i</sub> = 50 MHz; note 8                                                                 |                     |      |       |      |      |
|        |                                 | B = Nyquist                                                                                     |                     | -    | 10.3  | _    | bit  |
|        |                                 | B = 5 MHz                                                                                       |                     | _    | 11.7  | _    | bit  |
|        | effective number                | f <sub>i</sub> = 21.4 MHz; note 8                                                               |                     |      |       |      |      |
|        | of bits                         | B = Nyquist                                                                                     |                     | -    | 10    | -    | bit  |
|        | TDA8769HW/10                    | f <sub>i</sub> = 78 MHz; note 8                                                                 |                     |      |       |      |      |
|        |                                 | B = Nyquist                                                                                     |                     | -    | 9.6   | _    | bit  |
|        |                                 | B = 5 MHz                                                                                       |                     | -    | 11.8  | _    | bit  |
| IM2    | second order<br>intermodulation | $f_i 1 = 15$ MHz and<br>$f_i 2 = 18$ MHz; note 10                                               |                     |      |       |      |      |
|        | distortion                      | f <sub>clk</sub> = 80 Msps                                                                      |                     | _    | (tbf) | _    | dBFS |
| IM3    | third order<br>intermodulation  | $f_i 1 = 15 \text{ MHz and}$<br>$f_i 2 = 18 \text{ MHz}; \text{ note } 10$                      |                     |      |       |      |      |
|        | distortion                      | f <sub>clk</sub> = 80 Msps                                                                      |                     | _    | 82    | -    | dBFS |
| BER    | bit error rate                  | $f_i = 25 \text{ MHz};$<br>V <sub>IN</sub> = 16LSB at code<br>2047; f <sub>clk</sub> = 105 Msps |                     | -    | (tbf) | -    |      |

## Notes

- 1. Explanation tests:
  - a) D = guaranteed by design
  - b) C = guaranteed by characterization
  - c) I = industrially tested for 100%.

- 2. The circuit has two clock inputs: CLK and CLKN. There are 5 modes of operation:
  - a) PECL mode 1: (DC level varies proportionally with V<sub>CCD</sub>) CLK and CLKN inputs are at differential PECL levels.
  - b) PECL mode 2: (DC level varies proportionally with V<sub>CCD</sub>) CLK input is at PECL level and sampling is taken on the falling edge of the clock input signal. A DC level of 3.65 V has to be applied on CLKN decoupled to GND via a 100 nF capacitor.
  - c) PECL mode 3: (DC level varies proportionally with V<sub>CCD</sub>) CLKN input is at PECL level and sampling is taken on the rising edge of the clock input signal. A DC level of 3.65 V has to be applied on CLK decoupled to GND via a 100 nF capacitor.
  - d) Differential AC driving mode 4: When driving the CLK input directly and with any AC signal of minimum 1 V (p-p) and with a DC level of 2.5 V, the sampling takes place at the falling edge of the clock signal. When driving the CLKN input with the same signal, sampling takes place at the rising edge of the clock signal. It is recommended to decouple the CLKN or CLK input to DGND via a 100 nF capacitor.
  - e) TTL mode 5: CLK input is at TTL level and sampling is taken on the falling edge of the clock input signal. In that case CLKN pin has to be connected to the ground.
- 3. The ADC input range can be adjusted with an external reference connected to pin VREF. This voltage has to be referenced to V<sub>CCA</sub>.
- 4. Output data acquisition: the output data is available after the maximum delay of t<sub>d(s)</sub>.
- 5. The –3 dB analog bandwidth is determined by the 3 dB reduction in the reconstructed output, the input being a full-scale sine wave.
- 6. The total harmonic distortion is obtained with the addition of the first five harmonics.
- 7. The signal-to-noise ratio takes into account all harmonics above five and noise up to Nyquist frequency.
- The effective number of bits, or ENOB, are obtained via a Fast Fourier Transform (FFT). The calculation takes into account all harmonics and noise up to half of the clock frequency (Nyquist frequency). Conversion to signal-to-noise and distortion, or SINAD, is given by SINAD = ENOB × 6.02 + 1.76 dB.
- Intermodulation measured relative to either tone with analog input frequencies of (tbf) and (tbf) MHz. The two input signals have the same amplitude and the total amplitude of both signals provides full-scale input to the converter (-6 dB below full-scale for each input signal).
- IM2 is the ratio of the RMS value of either input tone to the RMS value of the worst case second order intermodulation product. IM3 is the ratio of the RMS value of either input tone to the RMS value of the worst case third order intermodulation product.





## TDA8769

## **11 APPLICATION INFORMATION**

## 11.1 Output coding and control signals

Table 1Output coding with differential inputs (typical values to AGND);  $V_{IN(p-p)} - V_{INN(p-p)} = 1.9 \text{ V} - 0.5 \text{ dBFS}$ ; $V_{VREF} = V_{CCA3} - 1.75 \text{ V}$ 

| CODE      | V <sub>IN(p-p)</sub> | V <sub>INN(p-p)</sub> | IR | BINARY OUTPUTS<br>(D11 TO D0) | TWO'S COMPLEMENT<br>OUTPUTS (D11 TO D0) |
|-----------|----------------------|-----------------------|----|-------------------------------|-----------------------------------------|
| Underflow | <2.925               | >3.875                | 0  | 0000000000000                 | 100000000000                            |
| 0         | 2.925                | 3.875                 | 1  | 0000000000000                 | 100000000000                            |
| 1         | _                    | _                     |    | 000000000001                  | 10000000001                             |
| :         | :                    | :                     |    | :                             | :                                       |
| 2047      | 3.4                  | 3.4                   |    | 011111111111                  | 1111111111111                           |
| :         | :                    | :                     |    | :                             | :                                       |
| 4094      | _                    | _                     |    | 111111111110                  | 011111111110                            |
| 4095      | 3.875                | 2.925                 |    | 1111111111111                 | 011111111111                            |
| Overflow  | >3.875               | <2.925                | 0  | 1111111111111                 | 0111111111111                           |

### Table 2Mode selection

| CONTROL INPUT TWO'S<br>COMPLEMENT OUTPUT<br>(OTC) | CHIP ENABLE NOT<br>(CEN) | OUTPUT DATA (D0 TO D11 AND IR) |
|---------------------------------------------------|--------------------------|--------------------------------|
| 0                                                 | 0                        | binary; active                 |
| 1                                                 | 0                        | two's complement; active       |
| don't care                                        | 1                        | high impedance                 |

### Table 3 Track-and-hold selection

| CONTROL INPUT TRACK-AND-HOLD (TH) | MODE               |
|-----------------------------------|--------------------|
| 1                                 | active             |
| 0                                 | inactive; tracking |

 Table 4
 Complete conversion signal selection

| DEL1 | DEL0 | OUTPUT SIGNAL                              |
|------|------|--------------------------------------------|
| 0    | 0    | inactive                                   |
| 0    | 1    | active (for timing values, see Chapter 10) |
| 1    | 0    |                                            |
| 1    | 1    |                                            |

### 11.2 TDA8769 in 3G radio receivers

TDA8769 has been proven in many 3G receivers with various operating conditions regarding input frequency, signal input frequency bandwidth and sampling frequency. TDA8769 provides a maximum analog input frequency of 250 MHz. It allows a significant cost reduction of the RF front-end, from two mixers to only one, even in multicarrier architecture. Table 5 shows possible applications with the TDA8769 in High IF sampling mode.

TDA8769

# 12-bit, 60/80/105 Msps Analog-to-Digital Converter (ADC) Nyquist/high IF sampling

| f <sub>i</sub> (MHz) | f <sub>clk</sub> (MHz) | f <sub>i</sub> BW (MHz) | SNR (dB) | SFDR (dBc) |
|----------------------|------------------------|-------------------------|----------|------------|
| 250                  | 9.60                   | 0.20                    | 66.5     | 79.9       |
| 243.95               | 9.60                   | 0.20                    | 62.6     | 68.5       |
| 243.95               | 19.20                  | 0.20                    | 68.4     | 77.2       |
| 243.95               | 52.00                  | 0.20                    | 65.7     | 80.0       |
| 190                  | 40.00                  | 1.25                    | 72.0     | 80.0       |
| 106                  | 76.80                  | 5.00                    | 70.8     | 83.6       |
| 86                   | 76.80                  | 5.00                    | 72.2     | 87.1       |
| 80                   | 61.44                  | 10.00                   | (tbf)    | (tbf)      |
| 70                   | 40.00                  | 5.00                    | 70       | 70         |
| 69.99                | 58.98                  | 1.25                    | (tbf)    | (tbf)      |
| 27                   | 51.2                   | 3.5                     | (tbf)    | (tbf)      |
| 10.8                 | 32.5                   | 0.30                    | 84.3     | 83.0       |

**Table 5** Examples of possible f<sub>i</sub>, f<sub>clk</sub> and f<sub>i</sub> bandwidth combinations supported

For a dual carrier W\_CDMA receiver, the most important parameters are the sensitivity and Adjacent Channel Selectivity (ACS). In W-CDMA, it can be far below the noise floor, is defined by the Sensitivity to Noise Ratio (SENR). Its value is negative due to the gain processing. The Adjacent Channel Power Ratio (ACPR) is the difference between the peak and noise floor. It represents the ratio of the adjacent channel power and the average power of the channel. The ACS is defined by the sum of SENR and ACPR. Figure 5 illustrates the relation between these parameters.

On a typical application with the TDA8769 device, the ACS obtained is 80 dB with an ACPR of 70 dB and a SENR of 10 dB. Moreover, the Noise Figure (NF) of the TDA8769 is 31.5 dB.



## TDA8769

## 11.3 Application diagrams



TDA8769

tbf

Fig.8 Application diagram.

## TDA8769

## 11.4 Demonstration board





2003 Dec 09

## Objective specification

# 12-bit, 60/80/105 Msps Analog-to-Digital Converter (ADC) Nyquist/high IF sampling







## TDA8769

### 11.5 Definitions

11.5.1 STATIC PARAMETERS

### 11.5.1.1 Integral non-linearity (INL)

INL is defined as the deviation of the transfer function from a best fit straight line (linear regression computation). The INL of code i is obtained from the following equation:

$$INL(i) = \frac{V_{in}(i) - V_{in}(ideal)}{S}$$

where:

i = code value

V<sub>in</sub> = input voltage for code i

S = slope of the ideal straight line (code width).

### 11.5.1.2 Differential non-linearity (DNL)

DNL is the deviation in code width from the value of one LSB. The DNL of code i is obtained from the following equation:

$$\mathsf{DNL}(i) = \frac{\mathsf{V}_{in}(i+1) - \mathsf{V}_{in}(i)}{\mathsf{S}}$$

## where:

i = 0 to  $2^n - 2$ 

V<sub>in</sub> = input voltage for code i

S = slope of the ideal straight line.

### 11.5.2 DYNAMIC PARAMETERS

Figure 15 shows the spectrum of a single tone full-scale input sine wave with frequency  $f_t$ , conforming to coherent sampling and digitized by the ADC under test. Coherent

sampling means that  $\frac{f_t}{f_s} = \frac{M}{N}$ , where M is the number of

cycles, N the number of samples and both M and N being a relative prime.

**Remark:** The parameter P<sub>noise</sub> used in the following equations includes the power of the random noise, non-linearities, sampling time errors and quantization noise.



### 11.5.2.1 Signal-to-noise and distortion (SINAD)

SINAD is the ratio of the signal power to the noise plus distortion power, excluding the DC component, at a given sample rate and input frequency:

$$SINAD = 10 \log_{10} \left( \frac{P_{signal}}{P_{noise + distortion}} \right) dB.$$

### 11.5.2.2 Effective number of bits (ENOB)

ENOB is derived from SINAD and gives the theoretical resolution an ideal ADC would require to obtain the same SINAD measured on the actual ADC. A good approximation is:

$$\mathsf{ENOB} = \frac{\mathsf{SINAD} - 1.76}{6.02}$$

### 11.5.2.3 Total harmonic distortion (THD)

THD is the ratio of the power of the harmonics to the power of the signal frequency. The equation for k - 1 harmonics is:

$$THD = 10 \log_{10} \left( \frac{P_{harmonics}}{P_{signal}} \right) dB$$

where:

$$P_{harmonics} = a_2^2 + a_3^2 + ... + a_k^2$$
  
 $P_{signal} = a_1^2$ 

As usual the value of k = 6 (i.e. the calculation of THD is done with the first 5 harmonics).

### 11.5.2.4 Signal-to-noise ratio (SNR)

SNR is the ratio of the signal power to the noise power, excluding the harmonics and DC component of the signal:

$$SNR = 10 \log_{10} \left( \frac{P_{signal}}{P_{noise}} \right) dB$$

### 11.5.2.5 Spurious free dynamic range (SFDR)

The SFDR specifies the available signal range as the spectral distance between the amplitude of the fundamental and the amplitude of the largest spurious signal, harmonic and non-harmonic, excluding the DC component.

$$SFDR = 10 log_{10} \left( \frac{a_1}{max(s)} \right) \, dB$$

### 11.5.2.6 Intermodulation distortion (IMD2 and IMD3)

Figure 16 shows the spectral analysis of a dual tone sine wave input, at frequencies  $f_{t1}$  and  $f_{t2}$ , meeting the coherence criterion.

The 2nd and 3rd order intermodulation distortion products, IMD2 and IMD3 respectively, are defined with a dual tone input. IMD2 is defined as the ratio of the RMS value of either tone to the RMS value of the second order intermodulation product, IMD3 with the third order intermodulation product. The IMD is given by:

$$\mathsf{IMD} = 10 \log_{10} \left( \frac{\mathsf{P}_{\mathsf{intermod}}}{\mathsf{P}_{\mathsf{signal}}} \right) \, \mathsf{dB}$$

2003 Dec 09

## TDA8769

where:

$$\begin{split} P_{intermod} &= a^{2}im(ft1 - ft2) - a^{2}im(ft1 + ft2) + a^{2}im(ft1 - 2ft2) + a^{2}im(ft1 + 2ft2) + \ldots + a^{2}im(2ft1 - ft2) + a^{2}im(f2t1 + ft2) \\ P_{signal} &= a^{2}ft1 + a^{2}ft2 \,. \end{split}$$

 $a^2_{im(ft)}$  is the power of the intermodulation component at  $f_t$ .



## **12 PACKAGE OUTLINE**

## HTQFP48: plastic thermal enhanced thin quad flat package; 48 leads; body 7 x 7 x 1 mm; exposed die pad

нынын Ωу exposed die pad side Х Dh F 25 36 А 37 24 ΖE . 1 е É H<sub>E</sub> Eh  $(A_3)$ A2 A<sub>1</sub> Г Т С ⊕ w M Т bp T 48 pin 1 index 0-13 detail X Η H Π Π Γ 12 I Π - ZD  $\oplus$ wM = v 🕅 A e ►В D HD = v M B 2.5 5 mm 0 scale DIMENSIONS (mm are the original dimensions) Α Z<sub>D</sub><sup>(1)</sup> D<sup>(1)</sup> E<sup>(1)</sup> ZE<sup>(1)</sup> UNIT Dh θ Eh HD НE L v A<sub>1</sub> A2 A3 bp с е Lp w У max 0.27 0.75 0.15 1.05 0.20 7.1 4.6 7.1 4.6 9.1 9.1 0.89 0.89 **7**° 1.2 mm 0.25 0.5 1 0.2 0.08 0.08 0.05 0.95 0.17 8.9 0.45 0.61 0.09 6.9 4.4 6.9 4.4 8.9 0.61 0° Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE EUROPEAN **ISSUE DATE** VERSION PROJECTION JEDEC IEC JEITA 99-08-04  $\square$ SOT545-2

**TDA8769** 

SOT545-2

03-04-07

## TDA8769

### 13 SOLDERING

## 13.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 13.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON-T and SSOP-T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

### 13.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 13.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

## TDA8769

## 13.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                                                     | SOLDERING METHOD                  |                       |
|--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|
| FACKAGE                                                                                    | WAVE                              | REFLOW <sup>(2)</sup> |
| BGA, HTSSONT <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>(3)</sup> , TFBGA, USON, VFBGA | not suitable                      | suitable              |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS    | not suitable <sup>(4)</sup>       | suitable              |
| PLCC <sup>(5)</sup> , SO, SOJ                                                              | suitable                          | suitable              |
| LQFP, QFP, TQFP                                                                            | not recommended <sup>(5)(6)</sup> | suitable              |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended <sup>(7)</sup>    | suitable              |
| CWQCCNL <sup>(8)</sup> , PMFP <sup>(9)</sup> , WQCCNL <sup>(8)</sup>                       | not suitable                      | not suitable          |

### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- 9. Hot bar or manual soldering is suitable for PMFP packages.

TDA8769

## 14 DATA SHEET STATUS

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                                 |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                |
| 11    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.             |
|       | Product data                        | Production                          | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Relevant changes will<br>be communicated via a Customer Product/Process Change Notification<br>(CPCN). |

### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **15 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## 16 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Philips Semiconductors – a worldwide company

### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

R78/02/pp28

Date of release: 2003 Dec 09

Document order number: 9397 750 11706

SCA75

Let's make things better.





Philips Semiconductors